Changes

Jump to: navigation, search

Gate Array

10 bytes removed, 1 July
/* HSYNC and VSYNC */
*If interrupts are not authorized, then the R52 counter continues to increment and the interrupt remains armed (the Gate Array then maintains its INT signal). When interrupts are enabled (using the EI instruction) and '''after the instruction that follows EI''' (so not immediately after EI), bit5 of R52 is cleared and the interrupt takes place
== HSYNC and VSYNC CSYNC ==
The Gate Array has 2 other internal counters that are used to create its CSYNC signal:
8,997
edits